Searched refs:IMR (Results 1 - 8 of 8) sorted by relevance
/illumos-gate/usr/src/boot/sys/boot/i386/libi386/ |
H A D | relocater_tramp.S | 151 push %ax # IMR 153 push %ax # IMR 169 outb %al,$0xa1 # IMR 171 outb %al,$0x21 # IMR
|
/illumos-gate/usr/src/uts/intel/io/drm/ |
H A D | i915_irq.c | 49 * we leave them always unmasked in IMR and then control enabling them through 122 I915_WRITE(IMR, dev_priv->irq_mask_reg); 123 (void) I915_READ(IMR); 132 I915_WRITE(IMR, dev_priv->irq_mask_reg); 133 (void) I915_READ(IMR); 968 I915_WRITE(IMR, 0xffffffff); 1018 I915_WRITE(IMR, dev_priv->irq_mask_reg); 1044 I915_WRITE(IMR, 0xffffffff);
|
H A D | i915_drv.c | 758 s3_priv->saveIMR = S3_READ(IMR);
|
H A D | i915_drv.h | 245 /** Cached value of IMR to avoid reads in updating the bitfield */ 741 #define IMR 0x020a8 macro
|
/illumos-gate/usr/src/grub/grub-0.97/netboot/ |
H A D | ns83820.c | 273 #define IMR 0x14 macro 549 // writel(ns->IMR_cache, ns->base + IMR); 772 writel(0, ns->base + IMR); 783 writel(ns->IMR_cache, ns->base + IMR); 786 readl(ns->base + IMR); 845 writel(0, ns->base + IMR);
|
/illumos-gate/usr/src/uts/common/io/sfe/ |
H A D | sfereg.h | 126 #define IMR 0x14 /* Interrupt mask register */ macro
|
H A D | sfe.c | 537 OUTL(dp, IMR, 0); 591 OUTL(dp, IMR, 0); 632 OUTL(dp, IMR, 0); 903 OUTL(dp, IMR, lp->our_intr_bits); 929 OUTL(dp, IMR, 0); 971 OUTL(dp, IMR, 0);
|
/illumos-gate/usr/src/boot/sys/boot/i386/btx/btx/ |
H A D | btx.S | 289 push %ax # IMR 291 push %ax # IMR 307 outb %al,$0xa1 # IMR 309 outb %al,$0x21 # IMR
|
Completed in 105 milliseconds