cpu-common.h revision 4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#ifndef CPU_COMMON_H
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#define CPU_COMMON_H 1
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync/* CPU interfaces that are target indpendent. */
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__)
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#define WORDS_ALIGNED
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#endif
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#include "bswap.h"
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync/* address in the RAM (different from a physical address) */
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#ifdef CONFIG_KQEMU
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync/* FIXME: This is wrong. */
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsynctypedef uint32_t ram_addr_t;
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#else
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsynctypedef unsigned long ram_addr_t;
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#endif
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync/* memory API */
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsynctypedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsynctypedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync ram_addr_t size,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync ram_addr_t phys_offset,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync ram_addr_t region_offset);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncstatic inline void cpu_register_physical_memory(target_phys_addr_t start_addr,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync ram_addr_t size,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync ram_addr_t phys_offset)
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync{
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync cpu_register_physical_memory_offset(start_addr, size, phys_offset, 0);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync}
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncram_addr_t qemu_ram_alloc(ram_addr_t);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid qemu_ram_free(ram_addr_t addr);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync/* This should only be used for ram local to a device. */
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid *qemu_get_ram_ptr(ram_addr_t addr);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync/* This should not be used by devices. */
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncram_addr_t qemu_ram_addr_from_host(void *ptr);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncint cpu_register_io_memory(CPUReadMemoryFunc **mem_read,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync CPUWriteMemoryFunc **mem_write,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync void *opaque);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid cpu_unregister_io_memory(int table_address);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync int len, int is_write);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncstatic inline void cpu_physical_memory_read(target_phys_addr_t addr,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync uint8_t *buf, int len)
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync{
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync cpu_physical_memory_rw(addr, buf, len, 0);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync}
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncstatic inline void cpu_physical_memory_write(target_phys_addr_t addr,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync const uint8_t *buf, int len)
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync{
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync}
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid *cpu_physical_memory_map(target_phys_addr_t addr,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync target_phys_addr_t *plen,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync int is_write);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync int is_write, target_phys_addr_t access_len);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid *cpu_register_map_client(void *opaque, void (*callback)(void *opaque));
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid cpu_unregister_map_client(void *cookie);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncuint32_t ldub_phys(target_phys_addr_t addr);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncuint32_t lduw_phys(target_phys_addr_t addr);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncuint32_t ldl_phys(target_phys_addr_t addr);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncuint64_t ldq_phys(target_phys_addr_t addr);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid stb_phys(target_phys_addr_t addr, uint32_t val);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid stw_phys(target_phys_addr_t addr, uint32_t val);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid stl_phys(target_phys_addr_t addr, uint32_t val);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid stq_phys(target_phys_addr_t addr, uint64_t val);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsyncvoid cpu_physical_memory_write_rom(target_phys_addr_t addr,
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync const uint8_t *buf, int len);
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#define IO_MEM_SHIFT 3
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync/* Acts like a ROM when read and like a device when written. */
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#define IO_MEM_ROMD (1)
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#define IO_MEM_SUBPAGE (2)
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#define IO_MEM_SUBWIDTH (4)
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync
4c37c32b924cb13b821f9d2e01f42cabbd3d9cf9vboxsync#endif /* !CPU_COMMON_H */