HWACCM.cpp revision 1bd0025f8e699b37641beaddb205c61394ef7def
/* $Id$ */
/** @file
*/
/*
* Copyright (C) 2006-2007 Sun Microsystems, Inc.
*
* This file is part of VirtualBox Open Source Edition (OSE), as
* available from http://www.virtualbox.org. This file is free software;
* General Public License (GPL) as published by the Free Software
* Foundation, in version 2 as it comes in the "COPYING" file of the
* VirtualBox OSE distribution. VirtualBox OSE is distributed in the
* hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
*
* Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa
* Clara, CA 95054 USA or visit http://www.sun.com if you need
* additional information or have any questions.
*/
/*******************************************************************************
* Header Files *
*******************************************************************************/
#define LOG_GROUP LOG_GROUP_HWACCM
#include <VBox/hwacc_vmx.h>
#include <VBox/hwacc_svm.h>
#include "HWACCMInternal.h"
/*******************************************************************************
* Global Variables *
*******************************************************************************/
#ifdef VBOX_WITH_STATISTICS
# define EXIT_REASON_NIL() NULL
/** Exit reason descriptions for VT-x, used to describe statistics. */
static const char * const g_apszVTxExitReasons[MAX_EXITREASON_STAT] =
{
EXIT_REASON(VMX_EXIT_APIC_ACCESS , 44, "APIC access. Guest software attempted to access memory at a physical address on the APIC-access page."),
EXIT_REASON(VMX_EXIT_XDTR_ACCESS , 46, "Access to GDTR or IDTR. Guest software attempted to execute LGDT, LIDT, SGDT, or SIDT."),
EXIT_REASON(VMX_EXIT_TR_ACCESS , 47, "Access to LDTR or TR. Guest software attempted to execute LLDT, LTR, SLDT, or STR."),
EXIT_REASON(VMX_EXIT_EPT_VIOLATION , 48, "EPT violation. An attempt to access memory with a guest-physical address was disallowed by the configuration of the EPT paging structures."),
EXIT_REASON(VMX_EXIT_EPT_MISCONFIG , 49, "EPT misconfiguration. An attempt to access memory with a guest-physical address encountered a misconfigured EPT paging-structure entry."),
EXIT_REASON(VMX_EXIT_PREEMPTION_TIMER , 52, "VMX-preemption timer expired. The preemption timer counted down to zero."),
};
/** Exit reason descriptions for AMD-V, used to describe statistics. */
static const char * const g_apszAmdVExitReasons[MAX_EXITREASON_STAT] =
{
EXIT_REASON(SVM_EXIT_EXCEPTION_CR0_SEL_WRITE ,101, "Write to CR0 that changed any bits other than CR0.TS or CR0.MP."),
EXIT_REASON(SVM_EXIT_IOIO ,123, "IN/OUT accessing protected port (EXITINFO1 field provides more information)."),
EXIT_REASON(SVM_EXIT_FERR_FREEZE ,126, "FP legacy handling enabled, and processor is frozen in an x87/mmx instruction waiting for an interrupt"),
EXIT_REASON(SVM_EXIT_NPF ,1024, "Nested paging: host-level page fault occurred (EXITINFO1 contains fault errorcode; EXITINFO2 contains the guest physical address causing the fault)."),
};
#endif /* VBOX_WITH_STATISTICS */
/*******************************************************************************
* Internal Functions *
*******************************************************************************/
/**
* Initializes the HWACCM.
*
* @returns VBox status code.
* @param pVM The VM to operate on.
*/
{
LogFlow(("HWACCMR3Init\n"));
/*
* Assert alignment and sizes.
*/
/* Some structure checks. */
AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, u8Reserved3) == 0xC0, ("u8Reserved3 offset = %x\n", RT_OFFSETOF(SVM_VMCB, u8Reserved3)));
AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, ctrl.EventInject) == 0xA8, ("ctrl.EventInject offset = %x\n", RT_OFFSETOF(SVM_VMCB, ctrl.EventInject)));
AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, ctrl.ExitIntInfo) == 0x88, ("ctrl.ExitIntInfo offset = %x\n", RT_OFFSETOF(SVM_VMCB, ctrl.ExitIntInfo)));
AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, ctrl.TLBCtrl) == 0x58, ("ctrl.TLBCtrl offset = %x\n", RT_OFFSETOF(SVM_VMCB, ctrl.TLBCtrl)));
AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, guest) == 0x400, ("guest offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest)));
AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved4) == 0x4A0, ("guest.u8Reserved4 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved4)));
AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved6) == 0x4D8, ("guest.u8Reserved6 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved6)));
AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved7) == 0x580, ("guest.u8Reserved7 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved7)));
AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved9) == 0x648, ("guest.u8Reserved9 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved9)));
AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, u8Reserved10) == 0x698, ("u8Reserved3 offset = %x\n", RT_OFFSETOF(SVM_VMCB, u8Reserved10)));
/*
* Register the saved state data unit.
*/
if (RT_FAILURE(rc))
return rc;
/* Misc initialisation. */
/* Disabled by default. */
pVM->fHWACCMEnabled = false;
/*
* Check CFGM options.
*/
/* Nested paging: disabled by default. */
/* VT-x VPID: disabled by default. */
/* HWACCM support must be explicitely enabled in the configuration file. */
/* TPR patching for 32 bits (Windows) guests with IO-APIC: disabled by default. */
rc = CFGMR3QueryBoolDef(pHWVirtExt, "TPRPatchingEnabled", &pVM->hwaccm.s.fTRPPatchingAllowed, false);
#ifdef RT_OS_DARWIN
#else
#endif
{
AssertLogRelMsgFailed(("VMMIsHwVirtExtForced=%RTbool fAllowed=%RTbool\n",
return VERR_HWACCM_CONFIG_MISMATCH;
}
if (VMMIsHwVirtExtForced(pVM))
pVM->fHWACCMEnabled = true;
#if HC_ARCH_BITS == 32
/* 64-bit mode is configurable and it depends on both the kernel mode and VT-x.
* (To use the default, don't set 64bitEnabled in CFGM.) */
{
# ifdef RT_OS_DARWIN
if (!VMMIsHwVirtExtForced(pVM))
# else
# endif
return VM_SET_ERROR(pVM, VERR_INVALID_PARAMETER, "64-bit guest support was requested without also enabling HWVirtEx (VT-x/AMD-V).");
}
#else
/* On 64-bit hosts 64-bit guest support is enabled by default, but allow this to be overridden
* via VBoxInternal/HWVirtExt/64bitEnabled=0. (ConsoleImpl2.cpp doesn't set this to false for 64-bit.) */
#endif
/* Max number of resume loops. */
rc = CFGMR3QueryU32Def(pHWVirtExt, "MaxResumeLoops", &pVM->hwaccm.s.cMaxResumeLoops, 0 /* set by R0 later */);
return VINF_SUCCESS;
}
/**
* Initializes the per-VCPU HWACCM.
*
* @returns VBox status code.
* @param pVM The VM to operate on.
*/
{
LogFlow(("HWACCMR3InitCPU\n"));
{
}
#ifdef VBOX_WITH_STATISTICS
STAM_REG(pVM, &pVM->hwaccm.s.StatTPRPatchSuccess, STAMTYPE_COUNTER, "/HWACCM/TPR/Patch/Success", STAMUNIT_OCCURENCES, "Number of times an instruction was successfully patched.");
STAM_REG(pVM, &pVM->hwaccm.s.StatTPRPatchFailure, STAMTYPE_COUNTER, "/HWACCM/TPR/Patch/Failed", STAMUNIT_OCCURENCES, "Number of unsuccessful patch attempts.");
STAM_REG(pVM, &pVM->hwaccm.s.StatTPRReplaceSuccess, STAMTYPE_COUNTER, "/HWACCM/TPR/Replace/Success", STAMUNIT_OCCURENCES, "Number of times an instruction was successfully patched.");
STAM_REG(pVM, &pVM->hwaccm.s.StatTPRReplaceFailure, STAMTYPE_COUNTER, "/HWACCM/TPR/Replace/Failed", STAMUNIT_OCCURENCES, "Number of unsuccessful patch attempts.");
/*
* Statistics.
*/
{
int rc;
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatEntry, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Profiling of VMXR0RunGuestCode entry",
"/PROF/HWACCM/CPU%d/SwitchToGC", i);
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExit1, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Profiling of VMXR0RunGuestCode exit part 1",
"/PROF/HWACCM/CPU%d/SwitchFromGC_1", i);
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExit2, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Profiling of VMXR0RunGuestCode exit part 2",
"/PROF/HWACCM/CPU%d/SwitchFromGC_2", i);
# if 1 /* temporary for tracking down darwin holdup. */
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExit2Sub1, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Temporary - I/O",
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExit2Sub2, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Temporary - CRx RWs",
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExit2Sub3, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Temporary - Exceptions",
# endif
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatInGC, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Profiling of vmlaunch",
# if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatWorldSwitch3264, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Profiling of the 32/64 switcher",
"/PROF/HWACCM/CPU%d/Switcher3264", i);
# endif
# define HWACCM_REG_COUNTER(a, b) \
rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, "Profiling of vmlaunch", b, i); \
HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatTSCInterceptOverFlow, "/HWACCM/CPU%d/TSC/InterceptOverflow");
{
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExitCRxWrite[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES, "Profiling of CRx writes",
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExitCRxRead[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES, "Profiling of CRx reads",
}
rc = MMHyperAlloc(pVM, MAX_EXITREASON_STAT*sizeof(*pVCpu->hwaccm.s.paStatExitReason), 0, MM_TAG_HWACCM, (void **)&pVCpu->hwaccm.s.paStatExitReason);
if (RT_SUCCESS(rc))
{
const char * const *papszDesc = ASMIsIntelCpu() ? &g_apszVTxExitReasons[0] : &g_apszAmdVExitReasons[0];
for (int j=0;j<MAX_EXITREASON_STAT;j++)
{
if (papszDesc[j])
{
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.paStatExitReason[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES,
}
}
rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExitReasonNPF, STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES, "Nested page fault", "/HWACCM/CPU%d/Exit/Reason/#NPF", i);
}
# ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
# else
# endif
rc = MMHyperAlloc(pVM, sizeof(STAMCOUNTER) * 256, 8, MM_TAG_HWACCM, (void **)&pVCpu->hwaccm.s.paStatInjectedIrqs);
# ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
# else
# endif
for (unsigned j = 0; j < 255; j++)
STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.paStatInjectedIrqs[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES, "Forwarded interrupts.",
}
#endif /* VBOX_WITH_STATISTICS */
#ifdef VBOX_WITH_CRASHDUMP_MAGIC
/* Magic marker for searching in crash dumps. */
{
}
#endif
return VINF_SUCCESS;
}
/**
* Turns off normal raw mode features
*
* @param pVM The VM to operate on.
*/
{
/* Disable PATM & CSAM. */
PATMR3AllowPatching(pVM, false);
/* Disable the switcher code (safety precaution). */
/* Disable mapping of the hypervisor into the shadow page table. */
/* Disable the switcher */
/* Reinit the paging mode to force the new shadow mode. */
{
}
}
/**
* Initialize VT-x or AMD-V.
*
* @returns VBox status code.
* @param pVM The VM handle.
*/
{
int rc;
{
if (VMMIsHwVirtExtForced(pVM))
return VINF_SUCCESS;
}
{
rc = SUPR3QueryVTxSupported();
if (RT_FAILURE(rc))
{
#ifdef RT_OS_LINUX
LogRel(("HWACCM: The host kernel does not support VT-x -- Linux 2.6.13 or newer required!\n"));
#else
LogRel(("HWACCM: The host kernel does not support VT-x!\n"));
#endif
|| VMMIsHwVirtExtForced(pVM))
return rc;
/* silently fall back to raw mode */
return VINF_SUCCESS;
}
}
return VINF_SUCCESS; /* nothing to do */
/* Enable VT-x or AMD-V on all host CPUs. */
if (RT_FAILURE(rc))
{
return rc;
}
/* No TPR patching is required when the IO-APIC is not enabled for this VM. (Main should have taken care of this already) */
{
}
{
{
LogRel(("HWACCM: VMCS id = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_ID(pVM->hwaccm.s.vmx.msr.vmx_basic_info)));
LogRel(("HWACCM: VMCS size = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_SIZE(pVM->hwaccm.s.vmx.msr.vmx_basic_info)));
LogRel(("HWACCM: VMCS physical address limit = %s\n", MSR_IA32_VMX_BASIC_INFO_VMCS_PHYS_WIDTH(pVM->hwaccm.s.vmx.msr.vmx_basic_info) ? "< 4 GB" : "None"));
LogRel(("HWACCM: VMCS memory type = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_MEM_TYPE(pVM->hwaccm.s.vmx.msr.vmx_basic_info)));
LogRel(("HWACCM: Dual monitor treatment = %d\n", MSR_IA32_VMX_BASIC_INFO_VMCS_DUAL_MON(pVM->hwaccm.s.vmx.msr.vmx_basic_info)));
LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_EXT_INT_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_NMI_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_VIRTUAL_NMI\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_PREEMPT_TIMER\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_EXT_INT_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_NMI_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_VIRTUAL_NMI *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_PREEMPT_TIMER *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_IRQ_WINDOW_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_TSC_OFFSET\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_HLT_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_INVLPG_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MWAIT_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDPMC_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDTSC_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_LOAD_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_STORE_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_LOAD_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_STORE_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_TPR_SHADOW\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_NMI_WINDOW_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MOV_DR_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_UNCOND_IO_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_IO_BITMAPS\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_TRAP_FLAG\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_MSR_BITMAPS\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_PAUSE_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_IRQ_WINDOW_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_TSC_OFFSET *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_HLT_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_INVLPG_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MWAIT_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDPMC_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDTSC_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_LOAD_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_STORE_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_LOAD_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_STORE_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_TPR_SHADOW *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_NMI_WINDOW_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MOV_DR_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_UNCOND_IO_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_IO_BITMAPS *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_TRAP_FLAG *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_MSR_BITMAPS *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_PAUSE_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL *must* be set\n"));
if (pVM->hwaccm.s.vmx.msr.vmx_proc_ctls.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
{
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC\n"));
if (val & VMX_VMCS_CTRL_PROC_EXEC2_EPT)
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_EPT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_DESCRIPTOR_INSTR_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_X2APIC\n"));
if (val & VMX_VMCS_CTRL_PROC_EXEC2_VPID)
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_VPID\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_WBINVD_EXIT\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_DESCRIPTOR_INSTR_EXIT *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_X2APIC *must* be set\n"));
if (val & VMX_VMCS_CTRL_PROC_EXEC2_EPT)
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_EPT *must* be set\n"));
if (val & VMX_VMCS_CTRL_PROC_EXEC2_VPID)
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_VPID *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_WBINVD_EXIT *must* be set\n"));
}
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_DEBUG\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_IA64_MODE\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_ENTRY_SMM\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_DEACTIVATE_DUALMON\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PERF_MSR\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PAT_MSR\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_EFER_MSR\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_DEBUG *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_IA64_MODE *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_ENTRY_SMM *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_DEACTIVATE_DUALMON *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PERF_MSR *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PAT_MSR *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_EFER_MSR *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_DEBUG\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_HOST_AMD64\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_ACK_EXTERNAL_IRQ\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_PAT_MSR\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_PAT_MSR\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_EFER_MSR\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_EFER_MSR\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_VMX_PREEMPT_TIMER\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_DEBUG *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_HOST_AMD64 *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_ACK_EXTERNAL_IRQ *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_PAT_MSR *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_PAT_MSR *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_EFER_MSR *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_EFER_MSR *must* be set\n"));
LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_VMX_PREEMPT_TIMER *must* be set\n"));
{
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_RWX_X_ONLY\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_RWX_W_ONLY\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_RWX_WX_ONLY\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_GAW_21_BITS\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_GAW_30_BITS\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_GAW_39_BITS\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_GAW_48_BITS\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_GAW_57_BITS\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_EMT_UC\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_EMT_WC\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_EMT_WT\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_EMT_WP\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_EMT_WB\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_SP_21_BITS\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_SP_30_BITS\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_SP_39_BITS\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_SP_48_BITS\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVEPT\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVEPT_CAPS_INDIV\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVEPT_CAPS_CONTEXT\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVEPT_CAPS_ALL\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVVPID\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_INDIV\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_CONTEXT\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_ALL\n"));
LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_CONTEXT_GLOBAL\n"));
}
LogRel(("HWACCM: MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT %x\n", MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT(pVM->hwaccm.s.vmx.msr.vmx_misc)));
LogRel(("HWACCM: MSR_IA32_VMX_MISC_ACTIVITY_STATES %x\n", MSR_IA32_VMX_MISC_ACTIVITY_STATES(pVM->hwaccm.s.vmx.msr.vmx_misc)));
LogRel(("HWACCM: MSR_IA32_VMX_MISC_CR3_TARGET %x\n", MSR_IA32_VMX_MISC_CR3_TARGET(pVM->hwaccm.s.vmx.msr.vmx_misc)));
LogRel(("HWACCM: MSR_IA32_VMX_MISC_MAX_MSR %x\n", MSR_IA32_VMX_MISC_MAX_MSR(pVM->hwaccm.s.vmx.msr.vmx_misc)));
LogRel(("HWACCM: MSR_IA32_VMX_MISC_MSEG_ID %x\n", MSR_IA32_VMX_MISC_MSEG_ID(pVM->hwaccm.s.vmx.msr.vmx_misc)));
/* Paranoia */
{
LogRel(("HWACCM: VCPU%d: MSR bitmap physaddr = %RHp\n", i, pVM->aCpus[i].hwaccm.s.vmx.pMSRBitmapPhys));
}
#ifdef HWACCM_VTX_WITH_EPT
#endif /* HWACCM_VTX_WITH_EPT */
#ifdef HWACCM_VTX_WITH_VPID
#endif /* HWACCM_VTX_WITH_VPID */
/* Only try once. */
/* Allocate three pages for the TSS we need for real mode emulation. (2 page for the IO bitmap) */
#if 1
rc = PDMR3VMMDevHeapAlloc(pVM, HWACCM_VTX_TOTAL_DEVHEAP_MEM, (RTR3PTR *)&pVM->hwaccm.s.vmx.pRealModeTSS);
#else
#endif
if (RT_SUCCESS(rc))
{
/* The I/O bitmap starts right after the virtual interrupt redirection bitmap. */
/* Bit set to 0 means redirection enabled. */
memset(pVM->hwaccm.s.vmx.pRealModeTSS->IntRedirBitmap, 0x0, sizeof(pVM->hwaccm.s.vmx.pRealModeTSS->IntRedirBitmap));
/* Allow all port IO, so the VT-x IO intercepts do their job. */
/* Construct a 1024 element page directory with 4 MB pages for the identity mapped page table used in
* real and protected mode without paging with EPT.
*/
pVM->hwaccm.s.vmx.pNonPagingModeEPTPageTable = (PX86PD)((char *)pVM->hwaccm.s.vmx.pRealModeTSS + PAGE_SIZE * 3);
for (unsigned i=0;i<X86_PG_ENTRIES;i++)
{
pVM->hwaccm.s.vmx.pNonPagingModeEPTPageTable->a[i].u |= X86_PDE4M_P | X86_PDE4M_RW | X86_PDE4M_US | X86_PDE4M_A | X86_PDE4M_D | X86_PDE4M_PS | X86_PDE4M_G;
}
/* We convert it here every time as pci regions could be reconfigured. */
}
else
{
}
if (rc == VINF_SUCCESS)
{
pVM->fHWACCMEnabled = true;
#ifdef VBOX_ENABLE_64_BITS_GUESTS
{
}
? "HWACCM: 32-bit and 64-bit guests supported.\n"
: "HWACCM: 32-bit guests supported.\n"));
#else
LogRel(("HWACCM: 32-bit guests supported.\n"));
#endif
LogRel(("HWACCM: VMX enabled!\n"));
{
LogRel(("HWACCM: Enabled nested paging\n"));
}
LogRel(("HWACCM: Enabled VPID\n"));
{
}
}
else
{
pVM->fHWACCMEnabled = false;
}
}
}
else
{
{
/* Erratum 170 which requires a forced TLB flush for each world switch:
*
* All BH-G1/2 and DH-G1/2 models include a fix:
* Athlon X2: 0x6b 1/2
* 0x68 1/2
* Athlon 64: 0x7f 1
* 0x6f 2
* Sempron: 0x7f 1/2
* 0x6f 2
* 0x6c 2
* 0x7c 2
* Turion 64: 0x68 2
*
*/
if ( u32Family == 0xf
{
LogRel(("HWACMM: AMD cpu with erratum 170 family %x model %x stepping %x\n", u32Family, u32Model, u32Stepping));
}
LogRel(("HWACMM: cpuid 0x80000001.u32AMDFeatureECX = %RX32\n", pVM->hwaccm.s.cpuid.u32AMDFeatureECX));
LogRel(("HWACMM: cpuid 0x80000001.u32AMDFeatureEDX = %RX32\n", pVM->hwaccm.s.cpuid.u32AMDFeatureEDX));
LogRel(("HWACCM: AMD_CPUID_SVM_FEATURE_EDX_NESTED_PAGING\n"));
LogRel(("HWACCM: AMD_CPUID_SVM_FEATURE_EDX_LBR_VIRT\n"));
LogRel(("HWACCM: AMD_CPUID_SVM_FEATURE_EDX_SVM_LOCK\n"));
LogRel(("HWACCM: AMD_CPUID_SVM_FEATURE_EDX_NRIP_SAVE\n"));
LogRel(("HWACCM: AMD_CPUID_SVM_FEATURE_EDX_SSE_3_5_DISABLE\n"));
/* Only try once. */
if (rc == VINF_SUCCESS)
{
pVM->fHWACCMEnabled = true;
LogRel(("HWACCM: Enabled nested paging\n"));
#ifdef VBOX_ENABLE_64_BITS_GUESTS
{
}
#endif
? "HWACCM: 32-bit and 64-bit guest supported.\n"
: "HWACCM: 32-bit guest supported.\n"));
LogRel(("HWACCM: TPR Patching %s.\n", (pVM->hwaccm.s.fTRPPatchingAllowed) ? "enabled" : "disabled"));
}
else
{
pVM->fHWACCMEnabled = false;
}
}
}
return VINF_SUCCESS;
}
/**
* Applies relocations to data and code managed by this
* component. This function will be called at init and
* whenever the VMM need to relocate it self inside the GC.
*
* @param pVM The VM.
*/
{
/* Fetch the current paging mode during the relocate callback during state loading. */
{
{
}
}
#if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
if (pVM->fHWACCMEnabled)
{
int rc;
switch(PGMGetHostMode(pVM))
{
case PGMMODE_32_BIT:
break;
case PGMMODE_PAE:
case PGMMODE_PAE_NX:
break;
default:
AssertFailed();
break;
}
# ifdef DEBUG
# endif
}
#endif
return;
}
/**
* Checks hardware accelerated raw mode is allowed.
*
* @returns boolean
* @param pVM The VM to operate on.
*/
{
}
/**
* Notification callback which is called whenever there is a chance that a CR3
* value might have changed.
*
* This is called by PGM.
*
* @param pVM The VM to operate on.
* @param pVCpu The VMCPU to operate on.
* @param enmShadowMode New shadow paging mode.
* @param enmGuestMode New guest paging mode.
*/
VMMR3DECL(void) HWACCMR3PagingModeChanged(PVM pVM, PVMCPU pVCpu, PGMMODE enmShadowMode, PGMMODE enmGuestMode)
{
/* Ignore page mode changes during state loading. */
return;
&& pVM->fHWACCMEnabled)
{
&& enmGuestMode >= PGMMODE_PROTECTED)
{
/* After a real mode switch to protected mode we must force
* CPL to 0. Our real mode emulation had to set it to 3.
*/
}
}
{
/* Keep track of paging mode changes. */
/* Did we miss a change, because all code was executed in the recompiler? */
{
Log(("HWACCMR3PagingModeChanged missed %s->%s transition (prev %s)\n", PGMGetModeName(pVCpu->hwaccm.s.vmx.enmPrevGuestMode), PGMGetModeName(pVCpu->hwaccm.s.vmx.enmCurrGuestMode), PGMGetModeName(pVCpu->hwaccm.s.vmx.enmLastSeenGuestMode)));
}
}
/* Reset the contents of the read cache. */
}
/**
* Terminates the HWACCM.
*
* Termination means cleaning up and freeing all resources,
* the VM it self is at this point powered off or suspended.
*
* @returns VBox status code.
* @param pVM The VM to operate on.
*/
{
{
}
return 0;
}
/**
* Terminates the per-VCPU HWACCM.
*
* Termination means cleaning up and freeing all resources,
* the VM it self is at this point powered off or suspended.
*
* @returns VBox status code.
* @param pVM The VM to operate on.
*/
{
{
#ifdef VBOX_WITH_STATISTICS
{
}
{
}
#endif
#ifdef VBOX_WITH_CRASHDUMP_MAGIC
#endif
}
return 0;
}
/**
* The VM is being reset.
*
* needs to be removed.
*
* @param pVM VM handle.
*/
{
LogFlow(("HWACCMR3Reset:\n"));
if (pVM->fHWACCMEnabled)
{
/* On first entry we'll sync everything. */
/* Reset state information for real-mode emulation in VT-x. */
/* Reset the contents of the read cache. */
#ifdef VBOX_WITH_CRASHDUMP_MAGIC
/* Magic marker for searching in crash dumps. */
#endif
}
/* Clear all patch information. */
}
/**
* Callback to patch a TPR instruction (vmmcall or mov cr8)
*
* @returns VBox strict status code.
* @param pVM The VM handle.
* @param pVCpu The VMCPU for the EMT we're being called on.
* @param pvUser Unused
*
*/
{
/* Only execute the handler on the VCPU the original patch request was issued. */
return VINF_SUCCESS;
Log(("hwaccmR3RemovePatches\n"));
{
int rc;
#ifdef LOG_ENABLED
char szOutput[256];
rc = DBGFR3DisasInstrEx(pVM, pVCpu->idCpu, CPUMGetGuestCS(pVCpu), pInstrGC, 0, szOutput, sizeof(szOutput), 0);
if (VBOX_SUCCESS(rc))
#endif
/* Check if the instruction is still the same. */
if (rc != VINF_SUCCESS)
{
continue; /* swapped out or otherwise removed; skip it. */
}
{
continue; /* skip it. */
}
#ifdef LOG_ENABLED
rc = DBGFR3DisasInstrEx(pVM, pVCpu->idCpu, CPUMGetGuestCS(pVCpu), pInstrGC, 0, szOutput, sizeof(szOutput), 0);
if (VBOX_SUCCESS(rc))
#endif
}
return VINF_SUCCESS;
}
/**
*
* @returns VBox status code.
* @param pVM The VM to operate on.
* @param idCpu VCPU to execute hwaccmR3RemovePatches on
* @param pPatchMem Patch memory range
* @param cbPatchMem Size of the memory range
*/
{
int rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONE_BY_ONE, hwaccmR3RemovePatches, (void *)idCpu);
return VINF_SUCCESS;
}
/**
*
* @returns VBox status code.
* @param pVM The VM to operate on.
* @param pPatchMem Patch memory range
* @param cbPatchMem Size of the memory range
*/
{
/* Current TPR patching only applies to AMD cpus.
* Needs to be extended to Intel CPUs without the APIC TPR hardware optimization.
*/
return VERR_NOT_SUPPORTED;
{
/* We own the IOM lock here and could cause a deadlock by waiting for a VCPU that is blocking on the IOM lock. */
return rc;
}
}
/**
*
* @returns VBox status code.
* @param pVM The VM to operate on.
* @param pPatchMem Patch memory range
* @param cbPatchMem Size of the memory range
*/
{
/* @todo Potential deadlock when other VCPUs are waiting on the IOM lock (we own it)!! */
int rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONE_BY_ONE, hwaccmR3RemovePatches, (void *)VMMGetCpuId(pVM));
return VINF_SUCCESS;
}
/**
* Callback to patch a TPR instruction (vmmcall or mov cr8)
*
* @returns VBox strict status code.
* @param pVM The VM handle.
* @param pVCpu The VMCPU for the EMT we're being called on.
* @param pvUser User specified CPU context
*
*/
{
unsigned cbOp;
/* Only execute the handler on the VCPU the original patch request was issued. (the other CPU(s) might not yet have switched to protected mode) */
return VINF_SUCCESS;
/* Two or more VCPUs were racing to patch this instruction. */
PHWACCMTPRPATCH pPatch = (PHWACCMTPRPATCH)RTAvloU32Get(&pVM->hwaccm.s.svm.PatchTree, (AVLOU32KEY)pCtx->eip);
if (pPatch)
return VINF_SUCCESS;
if ( rc == VINF_SUCCESS
&& cbOp >= 3)
{
{
/* write. */
{
}
else
{
}
}
else
{
/* read */
/* Found:
* mov eax, dword [fffe0080] (5 bytes)
* Check if next instruction is:
* shr eax, 4
*/
if ( rc == VINF_SUCCESS
{
/* Replacing two instructions now. */
/* 0xF0, 0x0F, 0x20, 0xC0 = mov eax, cr8 */
szInstr[0] = 0xF0;
}
else
{
}
}
return VINF_SUCCESS;
}
/* Save invalid patch, so we will not try again. */
#ifdef LOG_ENABLED
char szOutput[256];
if (VBOX_SUCCESS(rc))
#endif
return VINF_SUCCESS;
}
/**
* Callback to patch a TPR instruction (jump to generated code)
*
* @returns VBox strict status code.
* @param pVM The VM handle.
* @param pVCpu The VMCPU for the EMT we're being called on.
* @param pvUser User specified CPU context
*
*/
{
unsigned cbOp;
int rc;
#ifdef LOG_ENABLED
char szOutput[256];
#endif
/* Only execute the handler on the VCPU the original patch request was issued. (the other CPU(s) might not yet have switched to protected mode) */
return VINF_SUCCESS;
/* Two or more VCPUs were racing to patch this instruction. */
PHWACCMTPRPATCH pPatch = (PHWACCMTPRPATCH)RTAvloU32Get(&pVM->hwaccm.s.svm.PatchTree, (AVLOU32KEY)pCtx->eip);
if (pPatch)
{
return VINF_SUCCESS;
}
if ( rc == VINF_SUCCESS
&& cbOp >= 5)
{
#ifdef LOG_ENABLED
if (VBOX_SUCCESS(rc))
#endif
{
/*
* TPR write:
*
* push ECX [51]
* push EDX [52]
* push EAX [50]
* xor EDX,EDX [31 D2]
* mov EAX,EAX [89 C0]
* or
* mov EAX,0000000CCh [B8 CC 00 00 00]
* mov ECX,0C0000082h [B9 82 00 00 C0]
* wrmsr [0F 30]
* pop EAX [58]
* pop EDX [5A]
* pop ECX [59]
* jmp return_address [E9 return_address]
*
*/
if (!fUsesEax)
{
if (!fUsesEax)
{
}
}
else
{
}
if (!fUsesEax)
}
else
{
/*
* TPR read:
*
* push ECX [51]
* push EDX [52]
* push EAX [50]
* mov ECX,0C0000082h [B9 82 00 00 C0]
* rdmsr [0F 32]
* mov EAX,EAX [89 C0]
* pop EAX [58]
* pop EDX [5A]
* pop ECX [59]
* jmp return_address [E9 return_address]
*
*/
{
}
}
*(RTRCUINTPTR *)&aPatch[off] = ((RTRCUINTPTR)pCtx->eip + cbOp) - ((RTRCUINTPTR)pVM->hwaccm.s.pFreeGuestPatchMem + off + 4);
off += sizeof(RTRCUINTPTR);
if (pVM->hwaccm.s.pFreeGuestPatchMem + off <= pVM->hwaccm.s.pGuestPatchMem + pVM->hwaccm.s.cbGuestPatchMem)
{
/* Write new code to the patch buffer. */
#ifdef LOG_ENABLED
while (true)
{
if (VBOX_SUCCESS(rc))
break;
}
#endif
*(RTRCUINTPTR *)&pPatch->aNewOpcode[1] = ((RTRCUINTPTR)pVM->hwaccm.s.pFreeGuestPatchMem) - ((RTRCUINTPTR)pCtx->eip + 5);
/* Overwrite the TPR instruction with a jump. */
#ifdef LOG_ENABLED
if (VBOX_SUCCESS(rc))
#endif
return VINF_SUCCESS;
}
else
Log(("Ran out of space in our patch buffer!\n"));
}
/* Save invalid patch, so we will not try again. */
#ifdef LOG_ENABLED
if (VBOX_SUCCESS(rc))
#endif
return VINF_SUCCESS;
}
/**
* Attempt to patch TPR mmio instructions
*
* @returns VBox status code.
* @param pVM The VM to operate on.
* @param pVCpu The VM CPU to operate on.
* @param pCtx CPU context
*/
{
int rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONE_BY_ONE, (pVM->hwaccm.s.pGuestPatchMem) ? hwaccmR3PatchTprInstr : hwaccmR3ReplaceTprInstr, (void *)pVCpu->idCpu);
return rc;
}
/**
* Force execution of the current IO code in the recompiler
*
* @returns VBox status code.
* @param pVM The VM to operate on.
* @param pCtx Partial VM execution context
*/
{
Log(("HWACCMR3EmulateIoBlock\n"));
/* This is primarily intended to speed up Grub, so we don't care about paged protected mode. */
{
Log(("HWACCMR3EmulateIoBlock -> enabled\n"));
return VINF_EM_RESCHEDULE_REM;
}
return VINF_SUCCESS;
}
/**
* Checks if we can currently use hardware accelerated raw mode.
*
* @returns boolean
* @param pVM The VM to operate on.
* @param pCtx Partial VM execution context
*/
{
/* If we're still executing the IO code, then return false. */
return false;
/* AMD-V supports real & protected mode with or without paging. */
{
return true;
}
/* Note! The context supplied by REM is partial. If we add more checks here, be sure to verify that REM provides this info! */
#ifdef HWACCM_VMX_EMULATE_REALMODE
{
if (CPUMIsGuestInRealModeEx(pCtx))
{
/* VT-x will not allow high selector bases in v86 mode; fall back to the recompiler in that case.
* The base must also be equal to (sel << 4).
*/
&& pCtx->csHid.u64Base != 0xffff0000 /* we can deal with the BIOS code as it's also mapped into the lower region. */)
{
return false;
}
}
else
{
/* Verify the requirements for executing code in protected mode. VT-x can't handle the CPU state right after a switch
* from real to protected mode. (all sorts of RPL & DPL assumptions)
*/
&& enmGuestMode >= PGMMODE_PROTECTED)
{
{
return false;
}
}
}
}
else
#endif /* HWACCM_VMX_EMULATE_REALMODE */
{
if (!CPUMIsGuestInLongModeEx(pCtx))
{
/** @todo This should (probably) be set on every excursion to the REM,
* however it's too risky right now. So, only apply it when we go
* back to REM for real mode execution. (The XP hack below doesn't
* work reliably without this.)
* Update: Implemented in EM.cpp, see #ifdef EM_NOTIFY_HWACCM. */
/* Too early for VT-x; Solaris guests will fail with a guru meditation otherwise; same for XP. */
return false;
/* The guest is about to complete the switch to protected mode. Wait a bit longer. */
/* Windows XP; switch to protected mode; all selectors are marked not present in the
* hidden registers (possible recompiler bug; see load_seg_vm) */
return false;
return false;
/* Windows XP: possible same as above, but new recompiler requires new heuristics?
VT-x doesn't seem to like something about the guest state and this stuff avoids it. */
/** @todo This check is actually wrong, it doesn't take the direction of the
* stack segment into account. But, it does the job for now. */
return false;
#if 0
return false;
#endif
}
}
{
/* if bit N is set in cr0_fixed0, then it must be set in the guest's cr0. */
/* Note: We ignore the NE bit here on purpose; see vmmr0\hwaccmr0.cpp for details. */
mask &= ~X86_CR0_NE;
#ifdef HWACCM_VMX_EMULATE_REALMODE
{
/* Note: We ignore the PE & PG bits here on purpose; we emulate real and protected mode without paging. */
}
else
#endif
{
/* We support protected mode without paging using identity mapping. */
mask &= ~X86_CR0_PG;
}
return false;
/* if bit N is cleared in cr0_fixed1, then it must be zero in the guest's cr0. */
return false;
/* if bit N is set in cr4_fixed0, then it must be set in the guest's cr4. */
mask &= ~X86_CR4_VMXE;
return false;
/* if bit N is cleared in cr4_fixed1, then it must be zero in the guest's cr4. */
return false;
return true;
}
return false;
}
/**
* Notifcation from EM about a rescheduling into hardware assisted execution
* mode.
*
* @param pVCpu Pointer to the current virtual cpu structure.
*/
{
}
/**
* Notifcation from EM about returning from instruction emulation (REM / EM).
*
* @param pVCpu Pointer to the current virtual cpu structure.
*/
{
}
/**
* Checks if we are currently using hardware accelerated raw mode.
*
* @returns boolean
* @param pVCpu The VMCPU to operate on.
*/
{
}
/**
* Checks if we are currently using nested paging.
*
* @returns boolean
* @param pVM The VM to operate on.
*/
{
}
/**
* Checks if we are currently using VPID in VT-x mode.
*
* @returns boolean
* @param pVM The VM to operate on.
*/
{
}
/**
* Checks if internal events are pending. In that case we are not allowed to dispatch interrupts.
*
* @returns boolean
* @param pVM The VM to operate on.
*/
{
}
/**
* Restart an I/O instruction that was refused in ring-0
*
* @returns Strict VBox status code. Informational status codes other than the one documented
* here are to be treated as internal failure. Use IOM_SUCCESS() to check for success.
* @retval VINF_SUCCESS Success.
* @retval VINF_EM_FIRST-VINF_EM_LAST Success with some exceptions (see IOM_SUCCESS()), the
* status code must be passed on to EM.
* @retval VERR_NOT_FOUND if no pending I/O instruction.
*
* @param pVM The VM to operate on.
* @param pVCpu The VMCPU to operate on.
* @param pCtx VCPU register context
*/
{
|| enmType == HWACCMPENDINGIO_INVALID)
return VERR_NOT_FOUND;
switch (enmType)
{
{
&u32Val,
if (IOM_SUCCESS(rcStrict))
{
/* Write back to the EAX register. */
}
break;
}
if (IOM_SUCCESS(rcStrict))
break;
default:
AssertFailed();
return VERR_INTERNAL_ERROR;
}
return rcStrict;
}
/**
* Inject an NMI into a running VM (only VCPU 0!)
*
* @returns boolean
* @param pVM The VM to operate on.
*/
{
return VINF_SUCCESS;
}
/**
* log release message.
*
* @param pVM The VM to operate on.
* @param iStatusCode VBox status code
*/
{
{
switch(iStatusCode)
{
break;
LogRel(("VERR_VMX_INVALID_VMCS_PTR: CPU%d Current pointer %RGp vs %RGp\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.u64VMCSPhys, pVM->aCpus[i].hwaccm.s.vmx.pVMCSPhys));
LogRel(("VERR_VMX_INVALID_VMCS_PTR: CPU%d Current VMCS version %x\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulVMCSRevision));
LogRel(("VERR_VMX_INVALID_VMCS_PTR: CPU%d Entered Cpu %d\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.idEnteredCpu));
LogRel(("VERR_VMX_INVALID_VMCS_PTR: CPU%d Current Cpu %d\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.idCurrentCpu));
break;
LogRel(("VERR_VMX_UNABLE_TO_START_VM: CPU%d instruction error %x\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulInstrError));
LogRel(("VERR_VMX_UNABLE_TO_START_VM: CPU%d exit reason %x\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulExitReason));
#if 0 /* @todo dump the current control fields to the release log */
{
}
#endif
break;
LogRel(("VERR_VMX_UNABLE_TO_RESUME_VM: CPU%d instruction error %x\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulInstrError));
LogRel(("VERR_VMX_UNABLE_TO_RESUME_VM: CPU%d exit reason %x\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulExitReason));
break;
break;
}
}
}
/**
* Execute state save operation.
*
* @returns VBox status code.
* @param pVM VM Handle.
* @param pSSM SSM operation handle.
*/
{
int rc;
Log(("hwaccmR3Save:\n"));
{
/*
* Save the basic bits - fortunately all the other things can be resynced on load.
*/
}
/* Store all the guest patch records too. */
{
}
#endif
return VINF_SUCCESS;
}
/**
* Execute state load operation.
*
* @returns VBox status code.
* @param pVM VM Handle.
* @param pSSM SSM operation handle.
* @param uVersion Data layout version.
* @param uPass The data pass.
*/
{
int rc;
Log(("hwaccmR3Load:\n"));
/*
* Validate version.
*/
if ( uVersion != HWACCM_SSM_VERSION
&& uVersion != HWACCM_SSM_VERSION_2_0_X)
{
}
{
{
}
}
{
/* Fetch all TPR patch records. */
{
}
}
#endif
return VINF_SUCCESS;
}