f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/*
f78b12e570284aa8291f4ca1add24937fd107403vboxsync * Copyright (c) 1997,1998 The XFree86 Project, Inc.
f78b12e570284aa8291f4ca1add24937fd107403vboxsync *
f78b12e570284aa8291f4ca1add24937fd107403vboxsync * Loosely based on code bearing the following copyright:
f78b12e570284aa8291f4ca1add24937fd107403vboxsync *
f78b12e570284aa8291f4ca1add24937fd107403vboxsync * Copyright 1990,91 by Thomas Roell, Dinkelscherben, Germany.
f78b12e570284aa8291f4ca1add24937fd107403vboxsync *
f78b12e570284aa8291f4ca1add24937fd107403vboxsync * Author: Dirk Hohndel
f78b12e570284aa8291f4ca1add24937fd107403vboxsync */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#ifndef _VGAHW_H
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define _VGAHW_H
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#include <X11/X.h>
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#include "misc.h"
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#include "input.h"
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#include "scrnintstr.h"
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#include "colormapst.h"
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#include "xf86str.h"
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#include "xf86Pci.h"
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#include "xf86DDC.h"
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#include "globals.h"
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#include <X11/extensions/dpmsconst.h>
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT int vgaHWGetIndex(void);
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/*
f78b12e570284aa8291f4ca1add24937fd107403vboxsync * access macro
f78b12e570284aa8291f4ca1add24937fd107403vboxsync */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGAHWPTR(p) ((vgaHWPtr)((p)->privates[vgaHWGetIndex()].ptr))
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/* Standard VGA registers */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_ATTR_INDEX 0x3C0
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_ATTR_DATA_W 0x3C0
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_ATTR_DATA_R 0x3C1
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_IN_STAT_0 0x3C2 /* read */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_MISC_OUT_W 0x3C2 /* write */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_ENABLE 0x3C3
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_SEQ_INDEX 0x3C4
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_SEQ_DATA 0x3C5
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_DAC_MASK 0x3C6
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_DAC_READ_ADDR 0x3C7
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_DAC_WRITE_ADDR 0x3C8
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_DAC_DATA 0x3C9
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_FEATURE_R 0x3CA /* read */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_MISC_OUT_R 0x3CC /* read */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_GRAPH_INDEX 0x3CE
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_GRAPH_DATA 0x3CF
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_IOBASE_MONO 0x3B0
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_IOBASE_COLOR 0x3D0
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_CRTC_INDEX_OFFSET 0x04
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_CRTC_DATA_OFFSET 0x05
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_IN_STAT_1_OFFSET 0x0A /* read */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_FEATURE_W_OFFSET 0x0A /* write */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/* default number of VGA registers stored internally */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_NUM_CRTC 25
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_NUM_SEQ 5
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_NUM_GFX 9
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_NUM_ATTR 21
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/* Flags for vgaHWSave() and vgaHWRestore() */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_SR_MODE 0x01
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_SR_FONTS 0x02
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_SR_CMAP 0x04
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_SR_ALL (VGA_SR_MODE | VGA_SR_FONTS | VGA_SR_CMAP)
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/* Defaults for the VGA memory window */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_DEFAULT_PHYS_ADDR 0xA0000
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGA_DEFAULT_MEM_SIZE (64 * 1024)
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/*
f78b12e570284aa8291f4ca1add24937fd107403vboxsync * vgaRegRec contains settings of standard VGA registers.
f78b12e570284aa8291f4ca1add24937fd107403vboxsync */
f78b12e570284aa8291f4ca1add24937fd107403vboxsynctypedef struct {
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned char MiscOutReg; /* */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned char *CRTC; /* Crtc Controller */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned char *Sequencer; /* Video Sequencer */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned char *Graphics; /* Video Graphics */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned char *Attribute; /* Video Atribute */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned char DAC[768]; /* Internal Colorlookuptable */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned char numCRTC; /* number of CRTC registers, def=VGA_NUM_CRTC */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned char numSequencer; /* number of seq registers, def=VGA_NUM_SEQ */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned char numGraphics; /* number of gfx registers, def=VGA_NUM_GFX */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned char numAttribute; /* number of attr registers, def=VGA_NUM_ATTR */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync} vgaRegRec, *vgaRegPtr;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsynctypedef struct _vgaHWRec *vgaHWPtr;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsynctypedef void (*vgaHWWriteIndexProcPtr)(vgaHWPtr hwp, CARD8 indx, CARD8 value);
f78b12e570284aa8291f4ca1add24937fd107403vboxsynctypedef CARD8 (*vgaHWReadIndexProcPtr)(vgaHWPtr hwp, CARD8 indx);
f78b12e570284aa8291f4ca1add24937fd107403vboxsynctypedef void (*vgaHWWriteProcPtr)(vgaHWPtr hwp, CARD8 value);
f78b12e570284aa8291f4ca1add24937fd107403vboxsynctypedef CARD8 (*vgaHWReadProcPtr)(vgaHWPtr hwp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsynctypedef void (*vgaHWMiscProcPtr)(vgaHWPtr hwp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/*
f78b12e570284aa8291f4ca1add24937fd107403vboxsync * vgaHWRec contains per-screen information required by the vgahw module.
f78b12e570284aa8291f4ca1add24937fd107403vboxsync *
f78b12e570284aa8291f4ca1add24937fd107403vboxsync * Note, the palette referred to by the paletteEnabled, enablePalette and
f78b12e570284aa8291f4ca1add24937fd107403vboxsync * disablePalette is the 16-entry (+overscan) EGA-compatible palette accessed
f78b12e570284aa8291f4ca1add24937fd107403vboxsync * via the first 17 attribute registers and not the main 8-bit palette.
f78b12e570284aa8291f4ca1add24937fd107403vboxsync */
f78b12e570284aa8291f4ca1add24937fd107403vboxsynctypedef struct _vgaHWRec {
f78b12e570284aa8291f4ca1add24937fd107403vboxsync pointer Base; /* Address of "VGA" memory */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync int MapSize; /* Size of "VGA" memory */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned long MapPhys; /* phys location of VGA mem */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync int IOBase; /* I/O Base address */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync CARD8 * MMIOBase; /* Pointer to MMIO start */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync int MMIOOffset; /* base + offset + vgareg
f78b12e570284aa8291f4ca1add24937fd107403vboxsync = mmioreg */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync pointer FontInfo1; /* save area for fonts in
f78b12e570284aa8291f4ca1add24937fd107403vboxsync plane 2 */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync pointer FontInfo2; /* save area for fonts in
f78b12e570284aa8291f4ca1add24937fd107403vboxsync plane 3 */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync pointer TextInfo; /* save area for text */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaRegRec SavedReg; /* saved registers */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaRegRec ModeReg; /* register settings for
f78b12e570284aa8291f4ca1add24937fd107403vboxsync current mode */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync Bool ShowOverscan;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync Bool paletteEnabled;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync Bool cmapSaved;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync ScrnInfoPtr pScrn;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteIndexProcPtr writeCrtc;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadIndexProcPtr readCrtc;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteIndexProcPtr writeGr;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadIndexProcPtr readGr;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadProcPtr readST00;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadProcPtr readST01;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadProcPtr readFCR;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteProcPtr writeFCR;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteIndexProcPtr writeAttr;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadIndexProcPtr readAttr;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteIndexProcPtr writeSeq;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadIndexProcPtr readSeq;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteProcPtr writeMiscOut;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadProcPtr readMiscOut;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWMiscProcPtr enablePalette;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWMiscProcPtr disablePalette;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteProcPtr writeDacMask;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadProcPtr readDacMask;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteProcPtr writeDacWriteAddr;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteProcPtr writeDacReadAddr;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteProcPtr writeDacData;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadProcPtr readDacData;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync pointer ddc;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync IOADDRESS PIOOffset; /* offset + vgareg
f78b12e570284aa8291f4ca1add24937fd107403vboxsync = pioreg */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWReadProcPtr readEnable;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync vgaHWWriteProcPtr writeEnable;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync struct pci_device *dev;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync} vgaHWRec;
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/* Some macros that VGA drivers can use in their ChipProbe() function */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define VGAHW_GET_IOBASE() ((inb(VGA_MISC_OUT_R) & 0x01) ? \
f78b12e570284aa8291f4ca1add24937fd107403vboxsync VGA_IOBASE_COLOR : VGA_IOBASE_MONO)
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define OVERSCAN 0x11 /* Index of OverScan register */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/* Flags that define how overscan correction should take place */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define KGA_FIX_OVERSCAN 1 /* overcan correction required */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define KGA_ENABLE_ON_ZERO 2 /* if possible enable display at beginning */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync /* of next scanline/frame */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define KGA_BE_TOT_DEC 4 /* always fix problem by setting blank end */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync /* to total - 1 */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define BIT_PLANE 3 /* Which plane we write to in mono mode */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define BITS_PER_GUN 6
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define COLORMAP_SIZE 256
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#if defined(__powerpc__) || defined(__arm__) || defined(__s390__) || defined(__nds32__)
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define DACDelay(hw) /* No legacy VGA support */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#else
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#define DACDelay(hw) \
f78b12e570284aa8291f4ca1add24937fd107403vboxsync do { \
f78b12e570284aa8291f4ca1add24937fd107403vboxsync (void)inb((hw)->PIOOffset + (hw)->IOBase + VGA_IN_STAT_1_OFFSET); \
f78b12e570284aa8291f4ca1add24937fd107403vboxsync (void)inb((hw)->PIOOffset + (hw)->IOBase + VGA_IN_STAT_1_OFFSET); \
f78b12e570284aa8291f4ca1add24937fd107403vboxsync } while (0)
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#endif
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/* Function Prototypes */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync/* vgaHW.c */
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsynctypedef void vgaHWProtectProc(ScrnInfoPtr, Bool);
f78b12e570284aa8291f4ca1add24937fd107403vboxsynctypedef void vgaHWBlankScreenProc(ScrnInfoPtr, Bool);
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWSetStdFuncs(vgaHWPtr hwp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWSetMmioFuncs(vgaHWPtr hwp, CARD8 *base, int offset);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWProtect(ScrnInfoPtr pScrn, Bool on);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT vgaHWProtectProc *vgaHWProtectWeak(void);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT Bool vgaHWSaveScreen(ScreenPtr pScreen, int mode);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWBlankScreen(ScrnInfoPtr pScrn, Bool on);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT vgaHWBlankScreenProc *vgaHWBlankScreenWeak(void);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWSeqReset(vgaHWPtr hwp, Bool start);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWRestoreFonts(ScrnInfoPtr scrninfp, vgaRegPtr restore);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWRestoreMode(ScrnInfoPtr scrninfp, vgaRegPtr restore);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWRestoreColormap(ScrnInfoPtr scrninfp, vgaRegPtr restore);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWRestore(ScrnInfoPtr scrninfp, vgaRegPtr restore, int flags);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWSaveFonts(ScrnInfoPtr scrninfp, vgaRegPtr save);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWSaveMode(ScrnInfoPtr scrninfp, vgaRegPtr save);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWSaveColormap(ScrnInfoPtr scrninfp, vgaRegPtr save);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWSave(ScrnInfoPtr scrninfp, vgaRegPtr save, int flags);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT Bool vgaHWInit(ScrnInfoPtr scrnp, DisplayModePtr mode);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT Bool vgaHWSetRegCounts(ScrnInfoPtr scrp, int numCRTC, int numSequencer,
f78b12e570284aa8291f4ca1add24937fd107403vboxsync int numGraphics, int numAttribute);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT Bool vgaHWCopyReg(vgaRegPtr dst, vgaRegPtr src);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT Bool vgaHWGetHWRec(ScrnInfoPtr scrp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWFreeHWRec(ScrnInfoPtr scrp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT Bool vgaHWMapMem(ScrnInfoPtr scrp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWUnmapMem(ScrnInfoPtr scrp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWGetIOBase(vgaHWPtr hwp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWLock(vgaHWPtr hwp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWUnlock(vgaHWPtr hwp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWEnable(vgaHWPtr hwp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWDisable(vgaHWPtr hwp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWDPMSSet(ScrnInfoPtr pScrn, int PowerManagementMode, int flags);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT Bool vgaHWHandleColormaps(ScreenPtr pScreen);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT void vgaHWddc1SetSpeed(ScrnInfoPtr pScrn, xf86ddcSpeed speed);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT CARD32 vgaHWHBlankKGA(DisplayModePtr mode, vgaRegPtr regp, int nBits,
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned int Flags);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT CARD32 vgaHWVBlankKGA(DisplayModePtr mode, vgaRegPtr regp, int nBits,
f78b12e570284aa8291f4ca1add24937fd107403vboxsync unsigned int Flags);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT Bool vgaHWAllocDefaultRegs(vgaRegPtr regp);
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT DDC1SetSpeedProc vgaHWddc1SetSpeedWeak(void);
f78b12e570284aa8291f4ca1add24937fd107403vboxsyncextern _X_EXPORT SaveScreenProcPtr vgaHWSaveScreenWeak(void);
f78b12e570284aa8291f4ca1add24937fd107403vboxsync
f78b12e570284aa8291f4ca1add24937fd107403vboxsync#endif /* _VGAHW_H */