1450N/A/*
1450N/A *
1450N/A * Copyright 2008 (c) Intel Corporation
1450N/A * Jesse Barnes <jbarnes@virtuousgeek.org>
1450N/A * Copyright 2013 (c) Intel Corporation
1450N/A * Daniel Vetter <daniel.vetter@ffwll.ch>
1450N/A *
1450N/A * Permission is hereby granted, free of charge, to any person obtaining a
1450N/A * copy of this software and associated documentation files (the
1450N/A * "Software"), to deal in the Software without restriction, including
1450N/A * without limitation the rights to use, copy, modify, merge, publish,
1450N/A * distribute, sub license, and/or sell copies of the Software, and to
1450N/A * permit persons to whom the Software is furnished to do so, subject to
1450N/A * the following conditions:
1450N/A *
1450N/A * The above copyright notice and this permission notice (including the
1450N/A * next paragraph) shall be included in all copies or substantial portions
1450N/A * of the Software.
1450N/A *
1450N/A * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
1450N/A * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
1450N/A * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
1450N/A * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
1450N/A * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
1450N/A * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
1450N/A * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
1450N/A */
1450N/A
1450N/A#include "drmP.h"
1450N/A#include "i915_drm.h"
1450N/A#include "intel_drv.h"
1450N/A#include "i915_reg.h"
1450N/A
1450N/Astatic bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
1450N/A{
1450N/A struct drm_i915_private *dev_priv = dev->dev_private;
1450N/A u32 dpll_reg;
1450N/A
1450N/A /* On IVB, 3rd pipe shares PLL with another one */
1450N/A if (pipe > 1)
1450N/A return false;
1450N/A
1450N/A if (HAS_PCH_SPLIT(dev))
1450N/A dpll_reg = PCH_DPLL(pipe);
1450N/A else
1450N/A dpll_reg = (pipe == PIPE_A) ? _DPLL_A : _DPLL_B;
1450N/A
1450N/A return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
1450N/A}
1450N/A
1450N/Astatic void i915_save_palette(struct drm_device *dev, enum pipe pipe)
1450N/A{
1450N/A struct drm_i915_private *dev_priv = dev->dev_private;
1450N/A unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
1450N/A u32 *array;
1450N/A int i;
1450N/A
1450N/A if (!i915_pipe_enabled(dev, pipe))
1450N/A return;
1450N/A
1450N/A if (HAS_PCH_SPLIT(dev))
1450N/A reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
1450N/A
1450N/A if (pipe == PIPE_A)
1450N/A array = dev_priv->regfile.save_palette_a;
1450N/A else
1450N/A array = dev_priv->regfile.save_palette_b;
1450N/A
1450N/A for (i = 0; i < 256; i++)
1450N/A array[i] = I915_READ(reg + (i << 2));
1450N/A}
1450N/A
1450N/Astatic void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
1450N/A{
1450N/A struct drm_i915_private *dev_priv = dev->dev_private;
1450N/A unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
1450N/A u32 *array;
1450N/A int i;
1450N/A
1450N/A if (!i915_pipe_enabled(dev, pipe))
1450N/A return;
1450N/A
1450N/A if (HAS_PCH_SPLIT(dev))
1450N/A reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
1450N/A
1450N/A if (pipe == PIPE_A)
1450N/A array = dev_priv->regfile.save_palette_a;
1450N/A else
1450N/A array = dev_priv->regfile.save_palette_b;
1450N/A
1450N/A for (i = 0; i < 256; i++)
1450N/A I915_WRITE(reg + (i << 2), array[i]);
1450N/A}
1450N/A
1450N/Avoid i915_save_display_reg(struct drm_device *dev)
1450N/A{
1450N/A struct drm_i915_private *dev_priv = dev->dev_private;
1450N/A int i;
1450N/A
1450N/A /* Cursor state */
1450N/A dev_priv->regfile.saveCURACNTR = I915_READ(_CURACNTR);
1450N/A dev_priv->regfile.saveCURAPOS = I915_READ(_CURAPOS);
1450N/A dev_priv->regfile.saveCURABASE = I915_READ(_CURABASE);
1450N/A dev_priv->regfile.saveCURBCNTR = I915_READ(_CURBCNTR);
1450N/A dev_priv->regfile.saveCURBPOS = I915_READ(_CURBPOS);
1450N/A dev_priv->regfile.saveCURBBASE = I915_READ(_CURBBASE);
1450N/A if (IS_GEN2(dev))
1450N/A dev_priv->regfile.saveCURSIZE = I915_READ(CURSIZE);
1450N/A
1450N/A if (HAS_PCH_SPLIT(dev)) {
1450N/A dev_priv->regfile.savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);
1450N/A dev_priv->regfile.saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);
1450N/A }
1450N/A
1450N/A /* Pipe & plane A info */
1450N/A dev_priv->regfile.savePIPEACONF = I915_READ(_PIPEACONF);
1450N/A dev_priv->regfile.savePIPEASRC = I915_READ(_PIPEASRC);
1450N/A if (HAS_PCH_SPLIT(dev)) {
1450N/A dev_priv->regfile.saveFPA0 = I915_READ(_PCH_FPA0);
1450N/A dev_priv->regfile.saveFPA1 = I915_READ(_PCH_FPA1);
1450N/A dev_priv->regfile.saveDPLL_A = I915_READ(_PCH_DPLL_A);
1450N/A } else {
1450N/A dev_priv->regfile.saveFPA0 = I915_READ(_FPA0);
1450N/A dev_priv->regfile.saveFPA1 = I915_READ(_FPA1);
1450N/A dev_priv->regfile.saveDPLL_A = I915_READ(_DPLL_A);
1450N/A }
1450N/A if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
1450N/A dev_priv->regfile.saveDPLL_A_MD = I915_READ(_DPLL_A_MD);
1450N/A dev_priv->regfile.saveHTOTAL_A = I915_READ(_HTOTAL_A);
1450N/A dev_priv->regfile.saveHBLANK_A = I915_READ(_HBLANK_A);
1450N/A dev_priv->regfile.saveHSYNC_A = I915_READ(_HSYNC_A);
1450N/A dev_priv->regfile.saveVTOTAL_A = I915_READ(_VTOTAL_A);
1450N/A dev_priv->regfile.saveVBLANK_A = I915_READ(_VBLANK_A);
1450N/A dev_priv->regfile.saveVSYNC_A = I915_READ(_VSYNC_A);
1450N/A if (!HAS_PCH_SPLIT(dev))
1450N/A dev_priv->regfile.saveBCLRPAT_A = I915_READ(_BCLRPAT_A);
1450N/A
1450N/A if (HAS_PCH_SPLIT(dev)) {
1450N/A dev_priv->regfile.savePIPEA_DATA_M1 = I915_READ(_PIPEA_DATA_M1);
1450N/A dev_priv->regfile.savePIPEA_DATA_N1 = I915_READ(_PIPEA_DATA_N1);
1450N/A dev_priv->regfile.savePIPEA_LINK_M1 = I915_READ(_PIPEA_LINK_M1);
1450N/A dev_priv->regfile.savePIPEA_LINK_N1 = I915_READ(_PIPEA_LINK_N1);
1450N/A
1450N/A dev_priv->regfile.saveFDI_TXA_CTL = I915_READ(_FDI_TXA_CTL);
1450N/A dev_priv->regfile.saveFDI_RXA_CTL = I915_READ(_FDI_RXA_CTL);
1450N/A
1450N/A dev_priv->regfile.savePFA_CTL_1 = I915_READ(_PFA_CTL_1);
1450N/A dev_priv->regfile.savePFA_WIN_SZ = I915_READ(_PFA_WIN_SZ);
1450N/A dev_priv->regfile.savePFA_WIN_POS = I915_READ(_PFA_WIN_POS);
1450N/A
1450N/A dev_priv->regfile.saveTRANSACONF = I915_READ(_PCH_TRANSACONF);
1450N/A dev_priv->regfile.saveTRANS_HTOTAL_A = I915_READ(_PCH_TRANS_HTOTAL_A);
1450N/A dev_priv->regfile.saveTRANS_HBLANK_A = I915_READ(_PCH_TRANS_HBLANK_A);
1450N/A dev_priv->regfile.saveTRANS_HSYNC_A = I915_READ(_PCH_TRANS_HSYNC_A);
1450N/A dev_priv->regfile.saveTRANS_VTOTAL_A = I915_READ(_PCH_TRANS_VTOTAL_A);
1450N/A dev_priv->regfile.saveTRANS_VBLANK_A = I915_READ(_PCH_TRANS_VBLANK_A);
1450N/A dev_priv->regfile.saveTRANS_VSYNC_A = I915_READ(_PCH_TRANS_VSYNC_A);
1450N/A }
1450N/A
1450N/A dev_priv->regfile.saveDSPACNTR = I915_READ(_DSPACNTR);
1450N/A dev_priv->regfile.saveDSPASTRIDE = I915_READ(_DSPASTRIDE);
1450N/A dev_priv->regfile.saveDSPASIZE = I915_READ(_DSPASIZE);
1450N/A dev_priv->regfile.saveDSPAPOS = I915_READ(_DSPAPOS);
1450N/A dev_priv->regfile.saveDSPAADDR = I915_READ(_DSPAADDR);
1450N/A if (INTEL_INFO(dev)->gen >= 4) {
1450N/A dev_priv->regfile.saveDSPASURF = I915_READ(_DSPASURF);
1450N/A dev_priv->regfile.saveDSPATILEOFF = I915_READ(_DSPATILEOFF);
1450N/A }
1450N/A i915_save_palette(dev, PIPE_A);
1450N/A dev_priv->regfile.savePIPEASTAT = I915_READ(_PIPEASTAT);
1450N/A
1450N/A /* Pipe & plane B info */
1450N/A dev_priv->regfile.savePIPEBCONF = I915_READ(_PIPEBCONF);
1450N/A dev_priv->regfile.savePIPEBSRC = I915_READ(_PIPEBSRC);
1450N/A if (HAS_PCH_SPLIT(dev)) {
1450N/A dev_priv->regfile.saveFPB0 = I915_READ(_PCH_FPB0);
1450N/A dev_priv->regfile.saveFPB1 = I915_READ(_PCH_FPB1);
1450N/A dev_priv->regfile.saveDPLL_B = I915_READ(_PCH_DPLL_B);
1450N/A } else {
1450N/A dev_priv->regfile.saveFPB0 = I915_READ(_FPB0);
1450N/A dev_priv->regfile.saveFPB1 = I915_READ(_FPB1);
1450N/A dev_priv->regfile.saveDPLL_B = I915_READ(_DPLL_B);
1450N/A }
1450N/A if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
1450N/A dev_priv->regfile.saveDPLL_B_MD = I915_READ(_DPLL_B_MD);
1450N/A dev_priv->regfile.saveHTOTAL_B = I915_READ(_HTOTAL_B);
1450N/A dev_priv->regfile.saveHBLANK_B = I915_READ(_HBLANK_B);
1450N/A dev_priv->regfile.saveHSYNC_B = I915_READ(_HSYNC_B);
1450N/A dev_priv->regfile.saveVTOTAL_B = I915_READ(_VTOTAL_B);
1450N/A dev_priv->regfile.saveVBLANK_B = I915_READ(_VBLANK_B);
1450N/A dev_priv->regfile.saveVSYNC_B = I915_READ(_VSYNC_B);
1450N/A if (!HAS_PCH_SPLIT(dev))
1450N/A dev_priv->regfile.saveBCLRPAT_B = I915_READ(_BCLRPAT_B);
1450N/A
1450N/A if (HAS_PCH_SPLIT(dev)) {
1450N/A dev_priv->regfile.savePIPEB_DATA_M1 = I915_READ(_PIPEB_DATA_M1);
1450N/A dev_priv->regfile.savePIPEB_DATA_N1 = I915_READ(_PIPEB_DATA_N1);
1450N/A dev_priv->regfile.savePIPEB_LINK_M1 = I915_READ(_PIPEB_LINK_M1);
1450N/A dev_priv->regfile.savePIPEB_LINK_N1 = I915_READ(_PIPEB_LINK_N1);
1450N/A
1450N/A dev_priv->regfile.saveFDI_TXB_CTL = I915_READ(_FDI_TXB_CTL);
1450N/A dev_priv->regfile.saveFDI_RXB_CTL = I915_READ(_FDI_RXB_CTL);
1450N/A
1450N/A dev_priv->regfile.savePFB_CTL_1 = I915_READ(_PFB_CTL_1);
1450N/A dev_priv->regfile.savePFB_WIN_SZ = I915_READ(_PFB_WIN_SZ);
1450N/A dev_priv->regfile.savePFB_WIN_POS = I915_READ(_PFB_WIN_POS);
1450N/A
1450N/A dev_priv->regfile.saveTRANSBCONF = I915_READ(_PCH_TRANSBCONF);
1450N/A dev_priv->regfile.saveTRANS_HTOTAL_B = I915_READ(_PCH_TRANS_HTOTAL_B);
1450N/A dev_priv->regfile.saveTRANS_HBLANK_B = I915_READ(_PCH_TRANS_HBLANK_B);
1450N/A dev_priv->regfile.saveTRANS_HSYNC_B = I915_READ(_PCH_TRANS_HSYNC_B);
1450N/A dev_priv->regfile.saveTRANS_VTOTAL_B = I915_READ(_PCH_TRANS_VTOTAL_B);
1450N/A dev_priv->regfile.saveTRANS_VBLANK_B = I915_READ(_PCH_TRANS_VBLANK_B);
1450N/A dev_priv->regfile.saveTRANS_VSYNC_B = I915_READ(_PCH_TRANS_VSYNC_B);
1450N/A }
1450N/A
1450N/A dev_priv->regfile.saveDSPBCNTR = I915_READ(_DSPBCNTR);
1450N/A dev_priv->regfile.saveDSPBSTRIDE = I915_READ(_DSPBSTRIDE);
1450N/A dev_priv->regfile.saveDSPBSIZE = I915_READ(_DSPBSIZE);
1450N/A dev_priv->regfile.saveDSPBPOS = I915_READ(_DSPBPOS);
1450N/A dev_priv->regfile.saveDSPBADDR = I915_READ(_DSPBADDR);
1450N/A if (INTEL_INFO(dev)->gen >= 4) {
1450N/A dev_priv->regfile.saveDSPBSURF = I915_READ(_DSPBSURF);
1450N/A dev_priv->regfile.saveDSPBTILEOFF = I915_READ(_DSPBTILEOFF);
1450N/A }
1450N/A i915_save_palette(dev, PIPE_B);
1450N/A dev_priv->regfile.savePIPEBSTAT = I915_READ(_PIPEBSTAT);
1450N/A
1450N/A /* Fences */
1450N/A switch (INTEL_INFO(dev)->gen) {
1450N/A case 7:
1450N/A case 6:
1450N/A for (i = 0; i < 16; i++)
1450N/A dev_priv->regfile.saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1450N/A break;
1450N/A case 5:
1450N/A case 4:
1450N/A for (i = 0; i < 16; i++)
1450N/A dev_priv->regfile.saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1450N/A break;
1450N/A case 3:
1450N/A if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1450N/A for (i = 0; i < 8; i++)
1450N/A dev_priv->regfile.saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1450N/A case 2:
1450N/A for (i = 0; i < 8; i++)
1450N/A dev_priv->regfile.saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1450N/A break;
1450N/A }
1450N/A
1450N/A /* CRT state */
1450N/A if (HAS_PCH_SPLIT(dev))
1450N/A dev_priv->regfile.saveADPA = I915_READ(PCH_ADPA);
1450N/A else
1450N/A dev_priv->regfile.saveADPA = I915_READ(ADPA);
1450N/A
1450N/A /* Display Port state */
1450N/A if (SUPPORTS_INTEGRATED_DP(dev)) {
1450N/A dev_priv->regfile.saveDP_B = I915_READ(DP_B);
1450N/A dev_priv->regfile.saveDP_C = I915_READ(DP_C);
1450N/A dev_priv->regfile.saveDP_D = I915_READ(DP_D);
1450N/A dev_priv->regfile.savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_DATA_M_G4X);
1450N/A dev_priv->regfile.savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_DATA_M_G4X);
1450N/A dev_priv->regfile.savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_DATA_N_G4X);
1450N/A dev_priv->regfile.savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_DATA_N_G4X);
1450N/A dev_priv->regfile.savePIPEA_DP_LINK_M = I915_READ(_PIPEA_LINK_M_G4X);
1450N/A dev_priv->regfile.savePIPEB_DP_LINK_M = I915_READ(_PIPEB_LINK_M_G4X);
1450N/A dev_priv->regfile.savePIPEA_DP_LINK_N = I915_READ(_PIPEA_LINK_N_G4X);
1450N/A dev_priv->regfile.savePIPEB_DP_LINK_N = I915_READ(_PIPEB_LINK_N_G4X);
1450N/A }
1450N/A /* FIXME: regfile.save TV & SDVO state */
1450N/A
1450N/A return;
1450N/A}
1450N/A
1450N/Avoid i915_restore_display_reg(struct drm_device *dev)
1450N/A{
1450N/A struct drm_i915_private *dev_priv = dev->dev_private;
1450N/A int dpll_a_reg, fpa0_reg, fpa1_reg;
1450N/A int dpll_b_reg, fpb0_reg, fpb1_reg;
1450N/A int i;
1450N/A
1450N/A /* Display port ratios (must be done before clock is set) */
1450N/A if (SUPPORTS_INTEGRATED_DP(dev)) {
1450N/A I915_WRITE(_PIPEA_DATA_M_G4X, dev_priv->regfile.savePIPEA_GMCH_DATA_M);
1450N/A I915_WRITE(_PIPEB_DATA_M_G4X, dev_priv->regfile.savePIPEB_GMCH_DATA_M);
1450N/A I915_WRITE(_PIPEA_DATA_N_G4X, dev_priv->regfile.savePIPEA_GMCH_DATA_N);
1450N/A I915_WRITE(_PIPEB_DATA_N_G4X, dev_priv->regfile.savePIPEB_GMCH_DATA_N);
1450N/A I915_WRITE(_PIPEA_LINK_M_G4X, dev_priv->regfile.savePIPEA_DP_LINK_M);
1450N/A I915_WRITE(_PIPEB_LINK_M_G4X, dev_priv->regfile.savePIPEB_DP_LINK_M);
1450N/A I915_WRITE(_PIPEA_LINK_N_G4X, dev_priv->regfile.savePIPEA_DP_LINK_N);
1450N/A I915_WRITE(_PIPEB_LINK_N_G4X, dev_priv->regfile.savePIPEB_DP_LINK_N);
1450N/A }
1450N/A
1450N/A /* Fences */
1450N/A switch (INTEL_INFO(dev)->gen) {
1450N/A case 7:
1450N/A case 6:
1450N/A for (i = 0; i < 16; i++)
1450N/A I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->regfile.saveFENCE[i]);
1450N/A break;
1450N/A case 5:
1450N/A case 4:
1450N/A for (i = 0; i < 16; i++)
1450N/A I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->regfile.saveFENCE[i]);
1450N/A break;
1450N/A case 3:
1450N/A case 2:
1450N/A if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1450N/A for (i = 0; i < 8; i++)
1450N/A I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->regfile.saveFENCE[i+8]);
1450N/A for (i = 0; i < 8; i++)
1450N/A I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->regfile.saveFENCE[i]);
1450N/A break;
1450N/A }
1450N/A
1450N/A
1450N/A if (HAS_PCH_SPLIT(dev)) {
1450N/A dpll_a_reg = _PCH_DPLL_A;
1450N/A dpll_b_reg = _PCH_DPLL_B;
1450N/A fpa0_reg = _PCH_FPA0;
1450N/A fpb0_reg = _PCH_FPB0;
1450N/A fpa1_reg = _PCH_FPA1;
1450N/A fpb1_reg = _PCH_FPB1;
1450N/A } else {
1450N/A dpll_a_reg = _DPLL_A;
1450N/A dpll_b_reg = _DPLL_B;
1450N/A fpa0_reg = _FPA0;
1450N/A fpb0_reg = _FPB0;
1450N/A fpa1_reg = _FPA1;
1450N/A fpb1_reg = _FPB1;
1450N/A }
1450N/A
1450N/A if (HAS_PCH_SPLIT(dev)) {
1450N/A I915_WRITE(PCH_DREF_CONTROL, dev_priv->regfile.savePCH_DREF_CONTROL);
1450N/A I915_WRITE(DISP_ARB_CTL, dev_priv->regfile.saveDISP_ARB_CTL);
1450N/A }
1450N/A
1450N/A /* Pipe & plane A info */
1450N/A /* Prime the clock */
1450N/A if (dev_priv->regfile.saveDPLL_A & DPLL_VCO_ENABLE) {
1450N/A I915_WRITE(dpll_a_reg, dev_priv->regfile.saveDPLL_A &
1450N/A ~DPLL_VCO_ENABLE);
1450N/A POSTING_READ(dpll_a_reg);
1450N/A udelay(150);
1450N/A }
1450N/A I915_WRITE(fpa0_reg, dev_priv->regfile.saveFPA0);
1450N/A I915_WRITE(fpa1_reg, dev_priv->regfile.saveFPA1);
1450N/A /* Actually enable it */
1450N/A I915_WRITE(dpll_a_reg, dev_priv->regfile.saveDPLL_A);
1450N/A POSTING_READ(dpll_a_reg);
1450N/A udelay(150);
1450N/A if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
1450N/A I915_WRITE(_DPLL_A_MD, dev_priv->regfile.saveDPLL_A_MD);
1450N/A POSTING_READ(_DPLL_A_MD);
1450N/A }
1450N/A udelay(150);
1450N/A
1450N/A /* Restore mode */
1450N/A I915_WRITE(_HTOTAL_A, dev_priv->regfile.saveHTOTAL_A);
1450N/A I915_WRITE(_HBLANK_A, dev_priv->regfile.saveHBLANK_A);
1450N/A I915_WRITE(_HSYNC_A, dev_priv->regfile.saveHSYNC_A);
1450N/A I915_WRITE(_VTOTAL_A, dev_priv->regfile.saveVTOTAL_A);
1450N/A I915_WRITE(_VBLANK_A, dev_priv->regfile.saveVBLANK_A);
1450N/A I915_WRITE(_VSYNC_A, dev_priv->regfile.saveVSYNC_A);
1450N/A if (!HAS_PCH_SPLIT(dev))
1450N/A I915_WRITE(_BCLRPAT_A, dev_priv->regfile.saveBCLRPAT_A);
1450N/A
1450N/A if (HAS_PCH_SPLIT(dev)) {
1450N/A I915_WRITE(_PIPEA_DATA_M1, dev_priv->regfile.savePIPEA_DATA_M1);
1450N/A I915_WRITE(_PIPEA_DATA_N1, dev_priv->regfile.savePIPEA_DATA_N1);
1450N/A I915_WRITE(_PIPEA_LINK_M1, dev_priv->regfile.savePIPEA_LINK_M1);
1450N/A I915_WRITE(_PIPEA_LINK_N1, dev_priv->regfile.savePIPEA_LINK_N1);
1450N/A
1450N/A I915_WRITE(_FDI_RXA_CTL, dev_priv->regfile.saveFDI_RXA_CTL);
1450N/A I915_WRITE(_FDI_TXA_CTL, dev_priv->regfile.saveFDI_TXA_CTL);
1450N/A
1450N/A I915_WRITE(_PFA_CTL_1, dev_priv->regfile.savePFA_CTL_1);
1450N/A I915_WRITE(_PFA_WIN_SZ, dev_priv->regfile.savePFA_WIN_SZ);
1450N/A I915_WRITE(_PFA_WIN_POS, dev_priv->regfile.savePFA_WIN_POS);
1450N/A
1450N/A I915_WRITE(_PCH_TRANSACONF, dev_priv->regfile.saveTRANSACONF);
1450N/A I915_WRITE(_PCH_TRANS_HTOTAL_A, dev_priv->regfile.saveTRANS_HTOTAL_A);
1450N/A I915_WRITE(_PCH_TRANS_HBLANK_A, dev_priv->regfile.saveTRANS_HBLANK_A);
1450N/A I915_WRITE(_PCH_TRANS_HSYNC_A, dev_priv->regfile.saveTRANS_HSYNC_A);
1450N/A I915_WRITE(_PCH_TRANS_VTOTAL_A, dev_priv->regfile.saveTRANS_VTOTAL_A);
1450N/A I915_WRITE(_PCH_TRANS_VBLANK_A, dev_priv->regfile.saveTRANS_VBLANK_A);
1450N/A I915_WRITE(_PCH_TRANS_VSYNC_A, dev_priv->regfile.saveTRANS_VSYNC_A);
1450N/A }
1450N/A
1450N/A /* Restore plane info */
1450N/A I915_WRITE(_DSPASIZE, dev_priv->regfile.saveDSPASIZE);
1450N/A I915_WRITE(_DSPAPOS, dev_priv->regfile.saveDSPAPOS);
1450N/A I915_WRITE(_PIPEASRC, dev_priv->regfile.savePIPEASRC);
1450N/A I915_WRITE(_DSPAADDR, dev_priv->regfile.saveDSPAADDR);
1450N/A I915_WRITE(_DSPASTRIDE, dev_priv->regfile.saveDSPASTRIDE);
1450N/A if (INTEL_INFO(dev)->gen >= 4) {
1450N/A I915_WRITE(_DSPASURF, dev_priv->regfile.saveDSPASURF);
1450N/A I915_WRITE(_DSPATILEOFF, dev_priv->regfile.saveDSPATILEOFF);
1450N/A }
1450N/A
1450N/A I915_WRITE(_PIPEACONF, dev_priv->regfile.savePIPEACONF);
1450N/A
1450N/A i915_restore_palette(dev, PIPE_A);
1450N/A /* Enable the plane */
1450N/A I915_WRITE(_DSPACNTR, dev_priv->regfile.saveDSPACNTR);
1450N/A I915_WRITE(_DSPAADDR, I915_READ(_DSPAADDR));
1450N/A
1450N/A /* Pipe & plane B info */
1450N/A if (dev_priv->regfile.saveDPLL_B & DPLL_VCO_ENABLE) {
1450N/A I915_WRITE(dpll_b_reg, dev_priv->regfile.saveDPLL_B &
1450N/A ~DPLL_VCO_ENABLE);
1450N/A POSTING_READ(dpll_b_reg);
1450N/A udelay(150);
1450N/A }
1450N/A I915_WRITE(fpb0_reg, dev_priv->regfile.saveFPB0);
1450N/A I915_WRITE(fpb1_reg, dev_priv->regfile.saveFPB1);
1450N/A /* Actually enable it */
1450N/A I915_WRITE(dpll_b_reg, dev_priv->regfile.saveDPLL_B);
1450N/A POSTING_READ(dpll_b_reg);
1450N/A udelay(150);
1450N/A if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
1450N/A I915_WRITE(_DPLL_B_MD, dev_priv->regfile.saveDPLL_B_MD);
1450N/A POSTING_READ(_DPLL_B_MD);
1450N/A }
1450N/A udelay(150);
1450N/A
1450N/A /* Restore mode */
1450N/A I915_WRITE(_HTOTAL_B, dev_priv->regfile.saveHTOTAL_B);
1450N/A I915_WRITE(_HBLANK_B, dev_priv->regfile.saveHBLANK_B);
1450N/A I915_WRITE(_HSYNC_B, dev_priv->regfile.saveHSYNC_B);
1450N/A I915_WRITE(_VTOTAL_B, dev_priv->regfile.saveVTOTAL_B);
1450N/A I915_WRITE(_VBLANK_B, dev_priv->regfile.saveVBLANK_B);
1450N/A I915_WRITE(_VSYNC_B, dev_priv->regfile.saveVSYNC_B);
1450N/A if (!HAS_PCH_SPLIT(dev))
1450N/A I915_WRITE(_BCLRPAT_B, dev_priv->regfile.saveBCLRPAT_B);
1450N/A
1450N/A if (HAS_PCH_SPLIT(dev)) {
1450N/A I915_WRITE(_PIPEB_DATA_M1, dev_priv->regfile.savePIPEB_DATA_M1);
1450N/A I915_WRITE(_PIPEB_DATA_N1, dev_priv->regfile.savePIPEB_DATA_N1);
1450N/A I915_WRITE(_PIPEB_LINK_M1, dev_priv->regfile.savePIPEB_LINK_M1);
1450N/A I915_WRITE(_PIPEB_LINK_N1, dev_priv->regfile.savePIPEB_LINK_N1);
1450N/A
1450N/A I915_WRITE(_FDI_RXB_CTL, dev_priv->regfile.saveFDI_RXB_CTL);
1450N/A I915_WRITE(_FDI_TXB_CTL, dev_priv->regfile.saveFDI_TXB_CTL);
1450N/A
1450N/A I915_WRITE(_PFB_CTL_1, dev_priv->regfile.savePFB_CTL_1);
1450N/A I915_WRITE(_PFB_WIN_SZ, dev_priv->regfile.savePFB_WIN_SZ);
1450N/A I915_WRITE(_PFB_WIN_POS, dev_priv->regfile.savePFB_WIN_POS);
1450N/A
1450N/A I915_WRITE(_PCH_TRANSBCONF, dev_priv->regfile.saveTRANSBCONF);
1450N/A I915_WRITE(_PCH_TRANS_HTOTAL_B, dev_priv->regfile.saveTRANS_HTOTAL_B);
1450N/A I915_WRITE(_PCH_TRANS_HBLANK_B, dev_priv->regfile.saveTRANS_HBLANK_B);
1450N/A I915_WRITE(_PCH_TRANS_HSYNC_B, dev_priv->regfile.saveTRANS_HSYNC_B);
1450N/A I915_WRITE(_PCH_TRANS_VTOTAL_B, dev_priv->regfile.saveTRANS_VTOTAL_B);
1450N/A I915_WRITE(_PCH_TRANS_VBLANK_B, dev_priv->regfile.saveTRANS_VBLANK_B);
1450N/A I915_WRITE(_PCH_TRANS_VSYNC_B, dev_priv->regfile.saveTRANS_VSYNC_B);
1450N/A }
1450N/A
1450N/A /* Restore plane info */
1450N/A I915_WRITE(_DSPBSIZE, dev_priv->regfile.saveDSPBSIZE);
1450N/A I915_WRITE(_DSPBPOS, dev_priv->regfile.saveDSPBPOS);
1450N/A I915_WRITE(_PIPEBSRC, dev_priv->regfile.savePIPEBSRC);
1450N/A I915_WRITE(_DSPBADDR, dev_priv->regfile.saveDSPBADDR);
1450N/A I915_WRITE(_DSPBSTRIDE, dev_priv->regfile.saveDSPBSTRIDE);
1450N/A if (INTEL_INFO(dev)->gen >= 4) {
1450N/A I915_WRITE(_DSPBSURF, dev_priv->regfile.saveDSPBSURF);
1450N/A I915_WRITE(_DSPBTILEOFF, dev_priv->regfile.saveDSPBTILEOFF);
1450N/A }
1450N/A
1450N/A I915_WRITE(_PIPEBCONF, dev_priv->regfile.savePIPEBCONF);
1450N/A
1450N/A i915_restore_palette(dev, PIPE_B);
1450N/A /* Enable the plane */
1450N/A I915_WRITE(_DSPBCNTR, dev_priv->regfile.saveDSPBCNTR);
1450N/A I915_WRITE(_DSPBADDR, I915_READ(_DSPBADDR));
1450N/A
1450N/A /* Cursor state */
1450N/A I915_WRITE(_CURAPOS, dev_priv->regfile.saveCURAPOS);
1450N/A I915_WRITE(_CURACNTR, dev_priv->regfile.saveCURACNTR);
1450N/A I915_WRITE(_CURABASE, dev_priv->regfile.saveCURABASE);
1450N/A I915_WRITE(_CURBPOS, dev_priv->regfile.saveCURBPOS);
1450N/A I915_WRITE(_CURBCNTR, dev_priv->regfile.saveCURBCNTR);
1450N/A I915_WRITE(_CURBBASE, dev_priv->regfile.saveCURBBASE);
1450N/A if (IS_GEN2(dev))
1450N/A I915_WRITE(CURSIZE, dev_priv->regfile.saveCURSIZE);
1450N/A
1450N/A /* CRT state */
1450N/A if (HAS_PCH_SPLIT(dev))
1450N/A I915_WRITE(PCH_ADPA, dev_priv->regfile.saveADPA);
1450N/A else
1450N/A I915_WRITE(ADPA, dev_priv->regfile.saveADPA);
1450N/A
1450N/A /* Display Port state */
1450N/A if (SUPPORTS_INTEGRATED_DP(dev)) {
1450N/A I915_WRITE(DP_B, dev_priv->regfile.saveDP_B);
1450N/A I915_WRITE(DP_C, dev_priv->regfile.saveDP_C);
1450N/A I915_WRITE(DP_D, dev_priv->regfile.saveDP_D);
1450N/A }
1450N/A /* FIXME: restore TV & SDVO state */
1450N/A
1450N/A return;
1450N/A}