Lines Matching refs:INTEL_VGA_DEVICE
116 #define INTEL_VGA_DEVICE(id, info) { \
295 INTEL_VGA_DEVICE(0x3577, &intel_i830_info),
296 INTEL_VGA_DEVICE(0x2562, &intel_845g_info),
297 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),
298 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
299 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),
300 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),
301 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),
302 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),
303 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),
304 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),
305 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),
306 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),
307 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),
308 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),
309 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),
310 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),
311 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),
312 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),
313 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),
314 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),
315 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),
316 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),
317 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),
318 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),
319 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),
320 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),
321 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
322 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
323 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
324 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
325 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
326 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
327 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
328 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
329 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
330 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
331 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
332 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
333 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
334 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
335 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
336 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
337 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
338 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
339 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
340 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
341 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
342 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
343 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
344 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
345 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
346 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
347 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT3 mobile */
348 INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
349 INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
350 INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
351 INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
352 INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
353 INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
354 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
355 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
356 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
357 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
358 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
359 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
360 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
361 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
362 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
363 INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
364 INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
365 INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
366 INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
367 INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
368 INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
369 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
370 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
371 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
372 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
373 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
374 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
375 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
376 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
377 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
378 INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
379 INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
380 INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
381 INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
382 INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
383 INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
384 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
385 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
386 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
387 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
388 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
389 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
390 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
391 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
392 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
393 INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
394 INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
395 INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
396 INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
397 INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
398 INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
399 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
400 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
401 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
402 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
403 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
404 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),